Repository logo
 

Study of Radiation Tolerant Storage Cells for Digital Systems

dc.contributor.committeeMemberKo, Seok-Bum
dc.contributor.committeeMemberKasap, Safa
dc.contributor.committeeMemberChen, Li
dc.creatorLi, Zongru
dc.creator.orcid0000-0002-2550-8834
dc.date.accessioned2023-10-02T14:54:01Z
dc.date.available2023-10-02T14:54:01Z
dc.date.copyright2023
dc.date.created2023-09
dc.date.issued2023-10-02
dc.date.submittedSeptember 2023
dc.date.updated2023-10-02T14:54:02Z
dc.description.abstractSingle event upsets (SEUs) are a significant reliability issue in semiconductor devices. Fully Depleted Silicon-on-Insulator (FDSOI) technologies have been shown to exhibit better SEU performance compared to bulk technologies. This is attributed to the thin Silicon (Si) layer on top of a Buried Oxide (BOX) layer, which allows each transistor to function as an insulated Si island, thus reducing the threat of charge-sharing. Moreover, the small volume of the Si in FDSOI devices results in a reduction of the amount of charge induced by an ion strike. The effects of Total Ionizing Dose (TID) on integrated circuits (ICs) can lead to changes in gate propagation delays, leakage currents, and device functionality. When IC circuits are exposed to ionizing radiation, positive charges accumulate in the gate oxide and field oxide layers, which results in reduced gate control and increased leakage current. TID effects in bulk technologies are usually simpler due to the presence of only one gate oxide layer, but FDSOI technologies have a more complex response to TID effects because of the additional BOX layer. In this research, we aim to address the challenges of developing cost-effective electronics for space applications by bridging the gap between expensive space-qualified components and high-performance commercial technologies. Key research questions involve exploring various radiation-hardening-by-design (RHBD) techniques and their trade-offs, as well as investigating the feasibility of radiation-hardened microcontrollers. The effectiveness of RHBD techniques in mitigating soft errors is well-established. In our study, a test chip was designed using the 22-nm FDSOI process, incorporating multiple RHBD Flip-Flop (FF) chains alongside a conventional FF chain. Three distinct types of ring oscillators (ROs) and a 256 kbit SRAM was also fabricated in the test chip. To evaluate the SEU and TID performance of these designs, we conducted multiple irradiation experiments with alpha particles, heavy ions, and gamma-rays. Alpha particle irradiation tests were carried out at the University of Saskatchewan using an Americium-241 alpha source. Heavy ion experiments were performed at the Texas A&M University Cyclotron Institute, utilizing Ne, Ar, Cu, and Ag in a 15 MeV/amu cocktail. Lastly, TID experiments were conducted using a Gammacell 220 Co-60 chamber at the University of Saskatchewan. By evaluating the performance of these designs under various irradiation conditions, we strive to advance the development of cost-effective, high-performance electronics suitable for space applications, ultimately demonstrating the significance of this project. When exposed to heavy ions, radiation-hardened FFs demonstrated varying levels of improvement in SEU performance, albeit with added power and timing penalties compared to conventional designs. Stacked-transistor DFF designs showed significant enhancement, while charge-cancelling and interleaving techniques further reduced upsets. Guard-gate (GG) based FF designs provided additional SEU protection, with the DFR-FF and GG-DICE FF designs showing zero upsets under all test conditions. Schmitt-trigger-based DFF designs exhibited improved SEU performance, making them attractive choices for hardening applications. The 22-nm FDSOI process proved more resilient to TID effects than the 28-nm process; however, TID effects remained prominent, with increased leakage current and SRAM block degradation at high doses. These findings offer valuable insights for designers aiming to meet performance and SER specifications for circuits in radiation environments, emphasizing the need for additional attention during the design phase for complex radiation-hardened circuits.
dc.format.mimetypeapplication/pdf
dc.identifier.urihttps://hdl.handle.net/10388/15088
dc.language.isoen
dc.subject22-nm FD SOI
dc.subject28-nm FD SOI
dc.subjectCo-60
dc.subjectdigital systems
dc.subjectflip-flop (FF)
dc.subjectfully-depleted silicon-on-insulator (FDSOI)
dc.subjectHeavy-Ion
dc.subjectguard-gate structure
dc.subjectradiation effects
dc.subjectradiation hardening by design
dc.subjectring oscillator (RO)
dc.subjectsingle event upset
dc.subjectsoft-error rate
dc.subjectSchmitt-trigger
dc.subjectstacked structure
dc.subjectstatic random-access memory (SRAM)
dc.subjectstorage cell
dc.subjecttotal ionizing dose (TID).
dc.titleStudy of Radiation Tolerant Storage Cells for Digital Systems
dc.typeThesis
dc.type.materialtext
thesis.degree.departmentElectrical and Computer Engineering
thesis.degree.disciplineElectrical Engineering
thesis.degree.grantorUniversity of Saskatchewan
thesis.degree.levelMasters
thesis.degree.nameMaster of Science (M.Sc.)

Files

Original bundle
Now showing 1 - 1 of 1
Loading...
Thumbnail Image
Name:
LI-THESIS-2023.pdf
Size:
12.41 MB
Format:
Adobe Portable Document Format
License bundle
Now showing 1 - 1 of 1
No Thumbnail Available
Name:
LICENSE.txt
Size:
2.26 KB
Format:
Plain Text
Description: